# **Laboratory Report**

# DESIGNING DIGITAL CONTROLLER FOR ELECTRONIC DUMBWAITER LIFT (EDL) SYSTEM

EEX5351

Digital Electronic System

LAB 02

By S.A.P. Kavinda 617143597

Submitted to

Department of Electrical & Computer Engineering

Faculty of Engineering Technology

The Open University of Sri Lanka

On 11/12/2022

# Table of Contents

| 2.   | Apparatus                                                   | 3  |
|------|-------------------------------------------------------------|----|
| 3.   | Theory Related to Design                                    | 4  |
| 3.1  | Digital Electronic Systems                                  | 4  |
| 3.2  | Delay Timing                                                | 4  |
| 3.3  | Anvyl FPGA Development board                                | 5  |
| 3.4  | Sequential Circuits or Finite State Machine                 | 6  |
| 4.   | Introduction to the Design                                  | 7  |
| 5.   | Internal Functional Components of the Controller            | 8  |
| 6.   | Timing Diagram for EDL                                      | 9  |
| 7.   | State Diagram                                               | 10 |
| 7.1  | State Diagram Before Minimizing                             | 10 |
| 7.2  | Minimizing States using Implication Chart                   | 11 |
| 7.3  | State Diagram After Minimizing                              | 12 |
| 8.   | ASM Chart for Controller                                    | 13 |
| 9.   | Derive Boolean Expression for each Flip Flops of Controller | 14 |
| 10.  | FSM Circuits                                                | 17 |
| 10.  | 1 Circuit of controller's States                            | 17 |
| 10.2 | 2 Circuit of Controller's output                            | 18 |
| 10.3 | 3 Circuit of Priority Encoder                               | 18 |
| 11.  | Behavioral Model VHDL Code                                  | 19 |
| 11.  | 1 Code For Encoder                                          | 19 |
| 11.2 | 2 Code for State Controller                                 | 20 |
| 11.3 | 3 Structured Code                                           | 21 |
| 12.  | Test Bench Code for Controller                              | 22 |
| 12.  | 1 Test Bench for Encoder                                    | 22 |
| 12.2 | 2 Test Bench for State Controller                           | 23 |
| 12.3 | 3 Test Bench for the Controller                             | 24 |

| 13.  | Simulation Results   | 26 |
|------|----------------------|----|
| 13.1 | For Encoder          | 26 |
| 13.2 | For State Controller | 26 |
| 13.3 | For controller       | 26 |
| 14.  | Implementation       | 27 |
| 15.  | Conclusion           | 27 |

# COMBINATIONAL LOGIC DIGITAL SYSTEM DESIGNING AND IMPLEMENTATION

#### 1. Learning Outcome

- Apply the concepts of basic timing issues, including clocking, timing constraints, and propagational delays during design process.
- Develop Complex digital systems in a hierarchical fashion using top-down and bottom-up design approaches.
- Verify the digital system design via digital circuit simulation using an HDL.
- Implement digital system design using a programmable platform.
- Explain the types and characteristics of common fault that occur a in digital electronic systems.
- Discuss different computer-aid testing tools for circuit simulation, fault diagnosis and Automatic
   Test Pattern Generator.

#### •

#### 2. Apparatus

- Anvyls Spartan 6 FPGA board
- Xlinx ISE Design Suite 14.7
- Active-HDL Simulation Tool
- Visual Studio Code Timing Diagram Plugin for visualize timing diagrams
- SIMPLIS 8.20 For drawing circuit diagrams

#### 3. Theory Related to Design

#### 3.1 Digital Electronic Systems

We can call the physical systems as the set of interconnected objects or elements that realize some functions using a set of input and output signals. The systems where all input and outputs are digital signals are called Digital Systems. In modern days digital systems are presents in everywhere. We can say the simplicity of design approaches, the higher efficiency, high accuracy, and the modeling capability using algorithms are the key points of digital electronic systems that involve to this success. Therefore, the design and implementation is an important part for Engineers for developing sustainable systems and analysis. Digital Electronic systems use two levels of voltages or currents for represents the logic 0 or 1 that in binary number system. These are the basic components of digital systems. Also, the switches are the main controlling elements of digital electronic systems. Normally MOS Transistors are uses for developing this switches. By using MOS transistors, we can implement Inverters, NAND gates and NOR gates. These NAND and NOR gates are called as universal gate because other all logic gates (AND, OR, XOR, XNOR) could implement using one of these.

Why use NAND or NOR gates instead of AND and OR gates? Mainly there are three reasons for that. In the laboratory, we only need one kind of gate. Because we can implement all kinds of gate using sing NAND or NOR gates. Also, nMOS switches are good for transmitting 0V. pMOS switches are transmitting 1V. So in COMS technology, AND gates are implemented using NAND gates and OR gates are Implemented using NOR gates. The 3<sup>rd</sup> reason is within an IC, NAND and NOR gates are cheaper than AND and OR gates.

#### 3.2 Delay Timing

In reality, the output of a piece of real hardware does not change instantaneously when an input changes. Inevitably, there is a delay. This is due to various things such as capacitance of transistors, Transmission line capacitance etc... In VHDL digital system modelling, there are three prescribed delays can be identified. Any signal assignment will incur a delay of one the three types of below.

#### 1. Transport Delay

In this delay type consider propagation delay only. This signal will assume the new value after specific time.

$$output <= TRANSPORT \ x \ AFTER \ 10ns;$$

This Transport delay is like a infinite bandwidth Transmission line.

#### 2. <u>Inertial Delay</u>

This Delay deal with the minimum input pulse with and propagation delay. Inertial delay acts like a real gate, It absorbs pulses narrow than in width than the propagation delay. This is the default in VHDL statements which contain "AFETER" clause.

$$output <= x AFETR 10ns$$

Also, In VHDL we can define the Pulse Reject time specifically also. This REJECT keyword can be used only with the keyword INTERNAL.

$$output = REJECT 5ns INTERNAL x AFETR 10ns;$$

#### 3. Delta Delay

This type represents the zero-delay time, that's means ideal components. In VHDL not included any keyword in the signal assignment.

#### 3.3 Anvyl FPGA Development board

FPGA (Field Programmable Gate Arrays) are the semiconductor devices that are based on a matrix of configurable logic block (CLBs) connected via programmable interconnects. Although there are various types of FPGA available, SRAM based FPGAs are dominant.

The Anvyl FPGA development platform is a complete, ready to use digital circuit development platform based on a speed grade -3 Xilinx Spaetan-6 LX45 FPGA. In this laboratory session we are used this demonstration board to demonstrate our designs.

#### 3.4 Sequential Circuits or Finite State Machine



Many of designs required a make output depended not only current input, but also depended old inputs. So achieve this requirement, digital circuits have to be a combination of both combination circuits and memory devices. When considering the structure of design, sequential circuit can be divided into two categories known as synchronous circuits and Asynchronous circuits. In synchronous circuits use a clock and all memory devices are work in order to this clock. Asynchronous circuits are working without a clock and the memory devices are working one after one manner. Sequential circuits are also can divide into two categorize as considering the design method, Mealy machine and Moore machine. In Moore machines output depends only with the current state and states are changing as current input. In Mealy machines. Output depended on both current input and current state. There are numerous ways to implement memory blocks such as flip flips, static memories and Opto-magnetic memory devices. A simplest memory block is a D-Flip Flop and it can implement in that way,



#### 4. Introduction to the Design

For the LAB to, I had to design a digital controller for a Electronic Dumbwaiter Lift(EDL) for a hotel. The typical view of EDL controller as below,



And the given specifications are,

- 1. The hotel owner initially plan's to implements the system for three stories (ground floor, first floor, and second floor).
- 2. Push buttons are used for selecting the appropriate floor to move the lift from the default location (ground floor kitchen).
- 3. Limit Switches will be used for identifying the floor when the lift reaches.
- 4. Return switches are used for sending the EDL to the default location.
- 5. RESET can be used to reset the EDL system.

For implement this designed controller, I used a mealy machine with a encoder, In my design have 7 inputs and 2 output to control the motor direction.

With this controller, There are two control panel required to located in a kitchen and on EDL as below.



1st panel is for kitchen and 2<sup>nd</sup> panel is for EDL. I made following initial assumptions for continue the deign tasks.

- EDL can transport goods between floors from/to kitchen and a floor only. It can't go intermediate floors.(Ex. It can't go from 1<sup>st</sup> floor to 2<sup>nd</sup>)
- When start the system (Powered up), EDL went to ground floor.
- If press the reset, controller goes to initial state.(If system not work properly, can press 'reset').
- Assume initially not pressed any button.
- After start the transition, Buttons can't change the destination, other than with press reset.

# 5. Internal Functional Components of the Controller



This controller has two components known as, priority encoder and a controller. Priority encoders reduce the number of inputs to the controller, and it maintain the input priority. Controllers hold the current state and make decisions according to the inputs.

#### **Inputs:**

Table 1

| # | Input | <b>Encoder Output</b> | Description                                                      |
|---|-------|-----------------------|------------------------------------------------------------------|
|   |       | Code (pqr)            |                                                                  |
| 1 | CLK   | -                     | Synchronize Clock                                                |
| 2 | RST   | 000                   | Reset - reset the EDL system.                                    |
| 3 | P[0]  | 001                   | 1 <sup>st</sup> push button. Use to select 1 <sup>st</sup> floor |
| 4 | P[1]  | 010                   | 2 <sup>nd</sup> push button. Use to select 2 <sup>nd</sup> floor |
| 5 | L[0]  | 011                   | Ground Limit switch – activated when Lift                        |
|   |       |                       | reaches the kitchen                                              |
| 6 | L[1]  | 100                   | 1 <sup>st</sup> Limit switch – activated when Lift reaches       |
|   |       |                       | 1 <sup>st</sup> Floor                                            |
| 7 | L[2]  | 101                   | 2 <sup>nd</sup> Limit switch – activated when Lift               |
|   |       |                       | reaches 2 <sup>nd</sup> Floor                                    |
| 8 | RET   | 110                   | Return – use to return lift to the kitchen                       |
| 9 | RUN   | 111                   | Nothing (Implement at the hardware level by                      |
|   |       |                       | using a push-up resistors)                                       |

#### **Outputs**

Table 2

| # | Output    | Code | Function             |
|---|-----------|------|----------------------|
| 1 | M[1],M[0] | 00   | Stop Motor           |
| 2 | M[1],M[0] | 01   | Start Motor Upward   |
| 3 | M[1],M[0] | 10   | Start Motor Downward |
| 4 | M[1],M[0] | 11   | Stop Motor           |

# 6. Timing Diagram for EDL



# 7. State Diagram

Here I used Implication Chart method to minimize the states.

# 7.1 State Diagram Before Minimizing

Table 3 State Description before minimizing

| State | Description              |
|-------|--------------------------|
| II    | Initial State            |
| GG    | Ground Floor State       |
| F1    | 1st Floor State          |
| F2    | 2nd Floor State          |
| TG    | Go to Ground Floor State |
| T1    | Go to 1st Floor State    |
| T2    | Go to 2nd Floor State    |

Table 4 State Table before minimizing

| Present   |       | Next State, Output |       |       |       |       |       |       |  |  |  |
|-----------|-------|--------------------|-------|-------|-------|-------|-------|-------|--|--|--|
| State     | RST   | P [0]              | P [1] | L [0] | L [1] | L [2] | RET   | RUN * |  |  |  |
| II        | II,00 | -,-                | -,-   | GG,00 | II,10 | II,10 | -,-   | II,10 |  |  |  |
| GG        | II,00 | T1,01              | T2,01 | GG,00 | -,-   | -,-   | GG,00 | GG,00 |  |  |  |
| F1        | II,00 | F1,00              | F1,00 | -,-   | F1,00 | -,-   | TG,10 | F1,00 |  |  |  |
| F2        | II,00 | F2,00              | F2,00 | -,-   | -,-   | F2,00 | TG,10 | F2,00 |  |  |  |
| TG        | II,00 | TG,10              | TG,10 | GG,00 | TG,10 | TG,10 | TG,10 | TG,10 |  |  |  |
| T1        | II,00 | T1,01              | T1,01 | T1,01 | F1,00 | -,-   | T1,01 | T1,01 |  |  |  |
| <b>T2</b> | II,00 | T2,01              | T2,01 | T2,01 | T2,01 | F2,00 | T2,01 | T2,01 |  |  |  |
| NO*       | II,10 | II,10              | II,10 | GG,00 | II,10 | II,10 | II,00 | II,00 |  |  |  |

<sup>\*</sup> If not at a given states, takes redundant state.

<sup>&</sup>gt; Assuming initially not pressed any button.

# State Diagram before minimizing



# 7.2 Minimizing States using Implication Chart

Table 5



|   | State | Description            | Code |
|---|-------|------------------------|------|
| 1 | II    | Initial State          | 000  |
| 2 | GG    | Ground Floor State     | 100  |
| 3 | FF    | NOT Ground Floor State | 011  |
| 4 |       | Go to 1st Floor State  | 001  |
| 5 | Т2    | Go to 2nd Floor State  | 010  |

# 7.3 State Diagram After Minimizing



#### 8. ASM Chart for Controller



Required Number of Flip Flops for implement this circuit = 3 (Because  $2^3 > 5 > 2^2$ )

# 9. Derive Boolean Expression for each Flip Flops of Controller

# **Transition Table - Controller**

Table 7

| Present S | tate      |   | Input |   | Ne  | ext State | (D) | Output |    |  |
|-----------|-----------|---|-------|---|-----|-----------|-----|--------|----|--|
| S3 S2     | <b>S1</b> | Р | Q     | R | S3+ | S2+       | S1+ | M2     | M1 |  |
|           |           | 0 | 0     | 0 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 0 | 0     | 1 | 0   | 0         | 0   | 1      | 0  |  |
|           |           |   | 1     | 0 | 0   | 0         | 0   | 1      | 0  |  |
| 000       |           | 0 | 1     | 1 | 1   | 0         | 0   | 0      | 0  |  |
| 000       |           | 1 | 0     | 0 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 1 | 0     | 1 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 1 | 1     | 0 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 1 | 1     | 1 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 0 | 0     | 0 | 0   | 0         | 1   | 0      | 1  |  |
|           |           | 0 | 0     | 1 | 0   | 0         | 1   | 0      | 1  |  |
|           |           | 0 | 1     | 0 | 0   | 0         | 1   | 0      | 1  |  |
| 001       |           | 0 | 1     | 1 | 0   | 0         | 1   | 0      | 1  |  |
| 001       |           | 1 | 0     | 0 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 1 | 0     | 1 | 0   | 0         | 1   | 0      | 1  |  |
|           |           | 1 | 1     | 0 | 0   | 0         | 1   | 0      | 1  |  |
|           |           | 1 | 1     | 1 | 0   | 0         | 1   | 0      | 1  |  |
|           | 040       | 0 | 0     | 0 | 0   | 1         | 0   | 0      | 1  |  |
|           |           | 0 | 0     | 1 | 0   | 1         | 0   | 0      | 1  |  |
|           |           | 0 | 1     | 0 | 0   | 1         | 0   | 0      | 1  |  |
| 010       |           | 0 | 1     | 1 | 0   | 1         | 0   | 0      | 1  |  |
| 010       |           | 1 | 0     | 0 | 0   | 1         | 0   | 0      | 1  |  |
|           |           | 1 | 0     | 1 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 1 | 1     | 0 | 0   | 1         | 0   | 0      | 1  |  |
|           |           | 1 | 1     | 1 | 0   | 1         | 0   | 0      | 1  |  |
|           |           | 0 | 0     | 0 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 0 | 0     | 1 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 0 | 1     | 0 | 0   | 1         | 1   | 0      | 0  |  |
| 011       |           | 0 | 1     | 1 | 0   | 1         | 1   | 0      | 0  |  |
| 011       |           | 1 | 0     | 0 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 1 | 0     | 1 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 1 | 1     | 0 | 0   | 0         | 0   | 1      | 0  |  |
|           |           | 1 | 1     | 1 | 0   | 1         | 1   | 0      | 0  |  |
|           |           | 0 | 0     | 0 | 1   | 0         | 0   | 0      | 0  |  |
|           |           | 0 | 0     | 1 | 0   | 0         | 1   | 0      | 1  |  |
|           |           | 0 | 1     | 0 | 0   | 1         | 0   | 0      | 1  |  |
| 100       |           | 0 | 1     | 1 | 1   | 0         | 0   | 0      | 0  |  |
| 100       | 100       | 1 | 0     | 0 | 1   | 0         | 0   | 0      | 0  |  |
|           |           | 1 | 0     | 1 | 1   | 0         | 0   | 0      | 0  |  |
|           |           | 1 | 1     | 0 | 1   | 0         | 0   | 0      | 0  |  |
|           |           | 1 | 1     | 1 | 1   | 0         | 0   | 0      | 0  |  |

# **Minimizing S3:**

Minimal QuineMcCluskey Expression = s2's1'p'qr + s3q'r' + s3p

#### **Minimizing S2:**

Minimal QuineMcCluskey Expression = s1pq'r' + s2s1' + s2p' + s2r + s3p'qr'

#### **Minimizing S1:**

Minimal QuineMcCluskey Expression = s2's1 + s2pq'r + s1p' + s1q' + s1r + s3p'q'r

#### **Minimizing M2:**

Minimal QuineMcCluskey Expression = s3's2's1' + s2s1pqr'

# **Minimizing M1:**

Minimal QuineMcCluskey Expression = s2's1p' + s2's1r + s2's1q + s2s1'p' + s2s1'r' + s2s1'q + s3p'qr'

#### **Transition Table – Priority Encoder**

Table 8

|     |      | Outputs |      |      |      |     |   |   |   |
|-----|------|---------|------|------|------|-----|---|---|---|
| RST | P[0] | P[1]    | L[0] | L[1] | L[2] | RET | Р | Q | R |
| 1   | х    | х       | х    | х    | х    | х   | 0 | 0 | 0 |
| 0   | 1    | х       | х    | х    | х    | х   | 0 | 0 | 1 |
| 0   | 0    | 1       | х    | х    | х    | х   | 0 | 1 | 0 |
| 0   | 0    | 0       | 1    | х    | х    | х   | 0 | 1 | 1 |
| 0   | 0    | 0       | 0    | 1    | х    | х   | 1 | 0 | 0 |
| 0   | 0    | 0       | 0    | 0    | 1    | х   | 1 | 0 | 1 |
| 0   | 0    | 0       | 0    | 0    | 0    | 1   | 1 | 1 | 0 |
| 0   | 0    | 0       | 0    | 0    | 0    | 0   | 1 | 1 | 1 |

# **Minimizing P:**

# **Minimizing Q:**

$$Q = RST' \cdot P0' \cdot P1 + RET' \cdot P0' \cdot P1' \cdot L0 + RST' \cdot P0' \cdot P1' \cdot L0' \cdot L1' \cdot L2'$$

#### **Minimizing R:**

$$R = RST' [P0 + P1'.L0' + P0'.P1'.L0'.L1' [L2+RET]]$$

# 10. FSM Circuits

# 10.1 Circuit of controller's States



# 10.2 Circuit of Controller's output



# 10.3 Circuit of Priority Encoder



- Controller has 5 states and developed by using D Flip flop.
- Output also depended on the current states and input (Merely machine).
- Included Power-on-reset circuit. So, when power up the system, system goes to initial state.

#### 11. Behavioral Model VHDL Code

#### 11.1 Code For Encoder

```
library
                ; --Not a Picture
                              4.ALL;
entity Encorder is
    Port ( BUT1 : in STD_LOGIC;
        BUT2 : in STD_LOGIC;
              G_lmt : in STD_LOGIC;
lmt_1 : in STD_LOGIC;
lmt_2 : in STD_LOGIC;
ret : in STD_LOGIC;
              reset : in STD_LOGIC;
              Y: out STD LOGIC VECTOR (2 downto 0));
end Encorder;
architecture Behavioral of Encorder is
oegin
process (BUT1,BUT2,G_lmt,lmt_1,lmt_2,ret,reset)
pegin
if (reset = '1') then Y <= "000";
elsif (ret = '1') then Y <= "001";</pre>
elsif (BUT1 = '1') then Y<="010";
elsif (BUT2 = '1') then Y<="011";
elsif (G_lmt = '1') then Y<="100";
elsif (lmt_1 = '1') then Y<="101";
elsif (lmt 2 = '1') then Y<="110";
else Y<="111";
end if;
end process;
end Behavioral;
```

#### 11.2 Code for State Controller

```
e; -- Not a picture
library :
use IEEE
                            .ALL;
entity EDL_2 is
port(
clk: in std logic;
encod : in std_logic_vector(2 downto 0);
M :out std_logic_vector(1 downto 0)
end EDL 2;
architecture arch EDL 2 of EDL 2 is
type state_type is (II,GG,FF,T1,T2);
signal state_reg, state_next : state_type;
     process(clk)
begin
          if encod = "000" then state_reg <=II;</pre>
          elsif (rising_edge(clk)) then state reg <= state next;</pre>
          end if;
     end process;
     process(encod, state reg)
         state_next <= state_reg;</pre>
         M \le "00";
          case state reg is
               when II =>
               if (encod = "100") then M <= "00";</pre>
                   state next <= GG;
               else
                   M \le "10";
                    state next <= II;</pre>
               end if;
               when GG =>
               if (encod = "010") then M <= "01";</pre>
                    state next <= T1;
               elsif (encod = "011") then M <= "01";
                    state next <= T2;</pre>
                    M <= "00";
                    state next <= GG;</pre>
               end if;
               when FF =>
               if(encod = "001") then M <= "10";</pre>
                    state next <= II;</pre>
               else
                   M <= "00";
                    state next <= FF;</pre>
               end if;
               when T1 =>
               if(encod = "101") then M <= "00";</pre>
                    state next <= FF;</pre>
               else
                   M <= "01";
                   state_next <= T1;</pre>
               end if;
```

```
when T2 =>
if(encod = "110") then M <= "00";
    state_next <= FF;
else
    M <= "01";
    state_next <= T2;
end if;
end case;
end process;</pre>
end arch_EDL_2;
```

#### 11.3 Structured Code

```
entity EDL is
   port(
   clk, reset :in std logic;
   BUT1,BUT2,G_lmt,lmt_1,lmt_2,RET :in std_logic; -- p - push button , l - limit
  M : out std logic vector (1 downto 0)
   );
end EDL;
architecture arch EDL of EDL is
signal P : std logic vector(2 downto 0); -- internal signals
omponent EDL 2 is
   port(
   clk: in std logic;
   encod : in std logic vector(2 downto 0);
   M :out std logic vector(1 downto 0)
   );
end component;
   onent Encorder is
    Port ( BUT1 : in STD LOGIC;
          BUT2 : in STD LOGIC;
          G lmt : in STD LOGIC;
          lmt 1 : in STD LOGIC;
          lmt 2 : in STD LOGIC;
          ret : in STD LOGIC;
          reset : in STD LOGIC;
          Y: out STD LOGIC VECTOR (2 downto 0));
end component;
begin
   controller : EDL 2 port map (encod => P, M =>M, clk =>clk);
   encod: Encorder port map (BUT1 => BUT1, BUT2 => BUT2, G lmt => G lmt, lmt 1 =>
   lmt 2 \Rightarrow lmt 2, ret \Rightarrow ret, reset \Rightarrow reset, Y \Rightarrow P);
end arch EDL;
```

#### 12. Test Bench Code for Controller

#### 12.1 Test Bench for Encoder

```
.all;
                              .all;
entity encorder tb is
end encorder tb;
architecture TB ARCHITECTURE of encorder tb is
     component encorder
           BUT1 : in STD_LOGIC;
           BUT2 : in STD_LOGIC;
           G_lmt : in STD_LOGIC;
           lmt_1 : in STD LOGIC;
           lmt_2 : in STD_LOGIC;
           ret : in STD_LOGIC;
           reset : in STD_LOGIC;
           Y : out STD LOGIC VECTOR (2 downto 0) );
     end co
     -- Stimulus signals - signals mapped to the input and inout ports of tested entity signal BUT1 : STD_LOGIC;
     signal BUT2 : STD_LOGIC;
     signal B012 : SID_LOGIC;
signal G_lmt : STD_LOGIC;
signal lmt_1 : STD_LOGIC;
signal lmt_2 : STD_LOGIC;
signal ret : STD_LOGIC;
     signal reset : STD_LOGIC;
     -- Observed signals - signals mapped to the output ports of tested entity signal Y : STD_LOGIC_VECTOR(2 downto 0);
oegin
     UUT : encorder
          port map (
    BUT1 => BUT1,
    BUT2 => BUT2,
    G_lmt => G_lmt,
    lmt_1 => lmt_1,
    lmt_2 => lmt_2,
                 ret => ret,
                 reset => reset,
                 Y => Y
           );
   reset <= '1', '0' after 50ns;
BUT1 <= '0', '1' after 100 ns, '0' after 150ns;
BUT2 <= '0', '1' after 200 ns, '0' after 250ns;
G_lmt <= '0', '1' after 100ns, '0' after 150ns;</pre>
end TB ARCHITECTURE;
 onfiguration TESTBENCH FOR encorder of encorder tb is
     for TB ARCHITECTURE
           for UUT : encorder
                 use entity work.encorder(behavioral);
           end for;
```

```
end for;
end TESTBENCH_FOR_encorder;
```

#### 12.2 Test Bench for State Controller

```
library leed
                logic 1164.all;
entity edl_2_tb is
end edl 2 tb;
architecture TB_ARCHITECTURE of edl_2_tb is
constant clk_period : time := 10 ns; --defining clock
    -- Component declaration of the tested unit
    component edl_2
     port(
          clk : in STD LOGIC;
          encod : in STD_LOGIC_VECTOR(2 downto 0);
M : out STD_LOGIC_VECTOR(1 downto 0) );
     signal clk : STD LOGIC;
     signal encod : STD LOGIC VECTOR(2 downto 0);
     signal M : STD LOGIC VECTOR(1 downto 0);
 pegin
     UUT : edl 2
          port map (
              clk => clk,
               encod => encod,
               M => M
          );
     clock_process: process
          clk <='0';
     wait for clk_period/2;
  clk <= '1';
  wait for clk_period/2;
end process;</pre>
     encod <= "000", "100" after 100ns, "110" after 200ns;
end TB ARCHITECTURE;
 onfiguration TESTBENCH FOR edl 2 of edl 2 tb is
     for TB ARCHITECTURE
          for UUT : edl_2
              use entity work.edl 2 (arch edl 2);
          end for;
     end for;
 end TESTBENCH FOR edl 2;
```

#### 12.3 Test Bench for the Controller

```
library
        e.std logic 1164.all;
 entity edl tb is
end edl tb;
component edl
         clk : in STD LOGIC;
         reset : in STD_LOGIC;
BUT1 : in STD_LOGIC;
BUT2 : in STD_LOGIC;
         G_lmt: in STD_LOGIC;
lmt_1: in STD_LOGIC;
lmt_2: in STD_LOGIC;
RET: in STD_LOGIC;
         M : out STD_LOGIC_VECTOR(1 downto 0) );
     signal clk : STD LOGIC;
     signal reset : STD LOGIC;
     signal BUT1 : STD LOGIC;
     signal BUT2 : STD LOGIC;
     signal G lmt : STD_LOGIC;
     signal lmt_1 : STD_LOGIC;
     signal lmt_2 : STD_LOGIC;
signal RET : STD_LOGIC;
     signal M : STD LOGIC VECTOR(1 downto 0);
  egin
    UUT : edl
         port map (
              clk => clk,
               reset => reset,
              BUT1 => BUT1,
BUT2 => BUT2,
              G_lmt => G_lmt,
lmt_1 => lmt_1,
lmt_2 => lmt_2,
RET => RET,
M => M
         );
     clock process: process
         clk <='0';
          wait for clk period/2;
          clk <= '1';
          wait for clk period/2;
     end process;
```

```
stim: process
   begin
         reset <= '1'; --Initially reset occur at hardware
         wait for 200ns;
         reset <='0';
         wait for 300ns;
        G lmt <= '1';
         rait for 100ns;
        assert M = "00" report "Check Case 00 - 1" severity error;
wait for 400ns; -- Remain at kitchen
        BUT1 <= '1'; --Press 1st button
        wait for 100ns;
        BUT1 <='0';
        G lmt <= '0';
        wait for 100ns;
        assert M = "01" report "Check Case 01 - 1" severity error;
        wait for 300ns;
        lmt 1 <= '1'; --Reach 1st floor</pre>
        wait for 500ns;
        assert M = "00" report "Check Case 01 - 2" severity error;
        RET <= '1'; --press return button
        wait for 100ns;
        RET <= '0';
        lmt 1 <='0';</pre>
        wait for 400ns;
        assert M = "10" report "Check Case 01 - 3" severity error;
G_lmt <= '1'; -- Reach kitchen</pre>
              t M = "00" report "Check Case 01 - 4" severity error;
        wait;
        end process;
end TB ARCHITECTURE;
configuration TESTBENCH FOR edl of edl tb is
   for TB ARCHITECTURE
        for UUT : edl
           use entity work.edl(arch_edl);
        end for;
   end for;
end TESTBENCH FOR edl;
```

#### 13. Simulation Results

#### 13.1 For Encoder



As shown in above graph, Encoder output is varying with different input as expected.

#### **13.2** For State Controller



As shown in above graph, State control provide motor output, according to the encoder input. That's mean it change its state properly.

#### 13.3 For controller



Initially reset is hold sometimes trough hardware (Included it in the circuit diagram). Then the motor output provided as downward (M[]=2) until reach the kitchen (G\_lmt). Then motor was stopped. Then press 1<sup>st</sup> floor button (BUT1). Then motor was start to upward direction (M[]=1). The ground limit went to zero. When reach 1<sup>st</sup> floor 1<sup>st</sup> limit switch(lmt\_1) turn on. Then Motor was stopped. Finally press the return button(RET), Then motor goes to downward until reach the ground limit.

Blue color indicate the user pressing buttons. Red color indicates the system inputs such as limit switches. Green color indicates the motor output.

#### 14. Implementation

Here I implement the designed controller on Anvyls Spartan 6 FPGA board in the Lab. I used two LEDs to indicates the motor controller output and 3 buttons as push buttons. Also I used 3 slide switches as limit switches. It worked properly and provided expected outputs.



#### 15. Conclusion

• During this laboratory experiment, I designed a sequential circuit for a simple lift. I take 3 attempts before making this design and learned lot of about state diagram drawing, ASM chart drawing and the VHDL coding techniques. Also, it provided a knowledge about the procedure of designing a digital system from sketch level. When implement design by using VHDL language, it's very convenient if use behavioral coding instead using structural coding specially for complex designs. Also, I learned about the state's reduction techniques and some best practices that using in circuit designing such as implementing reset via hardware and power on self-resets. Finally, I used test benches for verifying the design and implement a prototype on an FPGA for hardware-level verification.